Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (2024)

Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (1)

Xilinx unveiled its Versal Premium lineup of Adaptive Compute Acceleration Platforms (ACAPs) that wield a new take on FPGA design, building on its Versal AI Core and Prime series.Last year, Xilinx started sampling the Prime and AI Core series, two of the six Versal product lines that it has planned, and today it is unveiling more details about the higher-end Premium series, although it won’t start sampling until 2021.

Xilinx designed the Versal Premium series for high bandwidth networks in space- and thermally-constrained environments. The company claims the Premium ACAPs offer three times the throughput and twice the compute density of competing solutions. Xilinx says the Versal Premium delivers the equivalent networking logic density of 22 16nm FPGAs.

Image

1

of

5

Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (2)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (3)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (4)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (5)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (6)

We covered Xilinx’ ACAP concept in more detail last year, but as a refresher, Xilinx introduced this term because a modern FPGA contains much more than such the programmable FPGA fabric. Xilinx has divided its Versal compute engines in three categories: scalar engines, adaptable engines and intelligent engines. There is, of course, also a multitude of I/O hardware and interfaces (such as DDR4 and PCIe 4.0), and it is all connected via a programmable network-on-chip (NoC). This makes the ACAPs adaptable to a diverse range of workloads.

Density comes courtesy of TSMC's 7nm process node paired with a modular design that incorporates a dual-core ARM Cortex-A72 application processor and dual-core ARM Cortex-RF5 real-time processor for scalar operations, along with a PCIe Gen5 controller that supports both CCIX and CXL protocols. The chip also wields a DDR4 controller, (up to) 112G PAM4 transceivers, 600G Ethernet cores (up to 5Tb/s), and 400G crypto engines (up to 1.6Tb/s). Xilinx says the crypto engines make the Premium lineup the only adaptable platform with hardened 400G crypto support for support for AES-GCM-256/128, MACsec, and IPsec.

The Premium series also comes with Interlaken connectivity, which is an industry-standard chip-to-chip interface that's used for switches and routers. A lightweight protocol runs across the connection, which supports different transfer rates and widths.

Xilinx ties these components to up to 14,000 DSP slices and 3.4 million LUTs. Overall, the chips, which comes in seven flavors, come with up to 7.4 million logic cells. Xilinx also uses other features, such as PCIe, Ethernet, Interlaken, and crypto engine features, to bifurcate the stack.

Image

1

of

14

Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (7)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (8)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (9)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (10)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (11)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (12)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (13)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (14)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (15)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (16)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (17)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (18)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (19)
Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (20)

Tying these features together requires speedy network on chip (NOC) performance, and Xilinx's 2.2 Tb/s interface fits the bill. This programmable NOC supports a variety of link widths and speeds, QoS levels, and multiple arbitration points.

Stay On the Cutting Edge: Get the Tom's Hardware Newsletter

Get Tom's Hardware's best news and in-depth reviews, straight to your inbox.

In total, Xilinx says that the equivalent networking logic density of the Ethernet, Interlaken, and Crypto cores is equivalent to 22 16nm FPGAs. There is also an “integrated shell” that allows the ACAP to use zero logic elements for networking infrastructure.

The software is also an important component of the ACAPs. On top of the low-level Vivado, Xilinx has a higher-level Vitis development kit with accelerator library, and can be programmed with C, C++ and Python, catering to software developers. Thirdly, for data scientists, Xilinx supports the major AI frameworks such as TensorFlow.

Performance

Xilinx has some major performance claims for its Premium series. The ACAP has up to 1Gb of tightly coupled memory, and an on-chip bandwidth of 123TB/s, which is almost 10x higher than Nvidia’s Tesla V100 with 14TB/s, according to Xilinx.

Combined with its heterogeneous engines, Xilinx says this delivers breakthrough performance in multiple workloads: 1.6x inference throughput compared to the V100 and 4.6x higher object detection performance, while beating Cascade Lake by 65x in anomaly detection.

Thoughts

The Versal Premium series seems a step above any of Xilinx’ 16nm FPGAs with 3x higher bandwidth and 2x higher compute density. It is upgraded to 112G PAM4 transceivers for 9Tbps bandwidth, 5Tbps Ethernet throughput and 1.6Tbps line-rate encryption via hardened crypto engines. It also has PCIe 5.0, CCIX and CXL support and multi-hundred gigabit Ethernet and Interlaken connectivity.

This makes it a competitor to the Agilex I-series of FPGAs, which will also bring support for PCIe 5.0, CXL and 112G transceivers in 2021. In terms of compute and programmable logic density, is will likely be a step below the Premium series, as it only has 2.7 million logic elements, for example.

This is because Xilinx and Intel has taken a different approach. Xilinx is building out its Versal portfolio with a multitude of dies, while Intel has opted for one base die and proliferating this series with a diverse chiplet ecosystem. Intel has hinted that it is at a “phase 2” of Agilex using Foveros to stack multiple dies, but hasn’t made any announcements on that front yet.

Xilinx says the Versal Premium series will sample to early customers in the first half of 2021.

Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (21)

Paul Alcorn

Managing Editor: News and Emerging Tech

Paul Alcorn is the Managing Editor: News and Emerging Tech for Tom's Hardware US. He also writes news and reviews on CPUs, storage, and enterprise hardware.

See more CPUs News

More about cpus

The Best CPU for Gaming in 2024Intel 13th Gen CPUs allegedly have 4X higher return rate than the prior gen — retailer stats also claim Intel CPU RMAs are higher than AMD

Latest

Chinese AI built off open-source code matches American tech in chatbot benchmark tests
See more latest►

No comments yetComment from the forums

    Most Popular
    Game dev adds in-game crash warning for 13th and 14th Gen Intel CPUs — link provides affected owners instructions to mitigate crashes
    Nvidia and partners could charge up to $3 million per Blackwell server cabinet — analysts project over $200 billion in revenue for Nvidia
    Secure Boot key compromised in 2022 is still in use in over 200 models — an additional 300 more use keys are marked ‘DO NOT TRUST’
    ASRock introduces passively-cooled RX 7900 XT and XTX with vapor chamber heatsink and slightly lower clock speeds
    Cyberdore 2064 Cyberdeck features an oversized scroll wheel, handle, OLED display, and Raspberry Pi Zero
    Supercomputing icon warns that China could have the world's fastest supercomputers
    Intel hires Micron's technology development chief to lead Intel Foundry manufacturing operations
    US to boost chip packaging capacity with CHIPS Act grant — Amkor to receive $600 million for advanced chip packaging facility
    Researchers discover battery-free technology that harvests power from radio and Wi-Fi signals for low-powered devices
    Raspberry Pi powered Picade Max brings two-player retro gaming to Pimoroni's Picade family
    Electronics engineer builds 1986 Macintosh Plus clone
    Xilinx Unveils 7nm Versal Premium: 123TB/s Bandwidth, PCIe 5.0, CXL, 112G Transceivers (2024)

    FAQs

    Is xilinx versal an FPGA? ›

    Excellent High-end FPGA Distributor of Top…

    Xilinx offers two major families of devices that integrate processor cores with FPGA fabric: Zynq and Versal. Both provide programming flexibility by combining real-time, software-based processing with hardware acceleration and logic implementation.

    What is the most powerful FPGA in Xilinx? ›

    Xilinx introduces the Virtex® UltraScale+™ VU19P, the world's largest FPGA, to enable prototyping and emulation of the most advanced ASIC and SoC technologies, as well as the development of complex algorithms.

    What is the difference between Versal prime and premium? ›

    Versal Prime (VM) ACAPs are small to mid-size chips without an AI engine, with FPGAs ranging from 150k to 1 million LUTs. The Versal Premium (VP) series has large FPGAs, ranging from 380k to 3.3 million LUTs. Most Versal Prime chips do not have AI engines, but two chips are available with 470 DSP-focused AI engines.

    What is AMD Versal used for? ›

    Introduction to Versal Adaptive SoC

    Software-programmable, heterogeneous compute platform that combines programmable logic, processing systems, and AI and DSP Engines—for Data Center, wired network, 5G wireless, and automotive driver assist applications.

    What is the best FPGA for beginners? ›

    Introductory Boards
    • Basys 3 Artix-7 FPGA Trainer Board: Recommended for Introductory Users. ...
    • Nexys A7: FPGA Trainer Board Recommended for ECE Curriculum. ...
    • Arty A7-100T: Artix-7 FPGA Development Board. ...
    • Zybo Z7: Zynq-7000 ARM/FPGA SoC Development Board. ...
    • Cmod A7-35T: Breadboardable Artix-7 FPGA Module.

    What is the most expensive FPGA? ›

    The most expensive FPGA on the market is the Xilinx Virtex-7 2000T. Ideally used in high-performance applications, it boasts 28 nm transistors and up to seven billion system gates.

    What is the difference between FPGA and Xilinx? ›

    One of the main distinctions between the two FPGA boards lies in their approach and logic unit structure. Altera makes use of programmable clock tree synthesis rather than the direct approach followed by Xilinx. Xilinx boards are preferable for general logic as their designs are primarily for application development.

    Is Xilinx an FPGA? ›

    Xilinx, Inc.

    (/ˈzaɪlɪŋks/ ZY-links) was an American technology and semiconductor company that primarily supplied programmable logic devices. The company is renowned for inventing the first commercially viable field-programmable gate array (FPGA).

    What are the two types of FPGA? ›

    Classifying FPGAs: Different Types
    • High-End FPGAs - These FPGAs have a high gate density, making them more complex than mid-range FPGAs. ...
    • Low-End FPGAs - These FPGAs use less power than high-end and mid-range FPGAs and are less complex due to fewer gates.
    Jul 31, 2023

    Is the Zed board an FPGA? ›

    The ZedBoard is a low-cost development board for the Xilinx Zynq-7000 all programmable SoC (APSoC), and a perfect option for those looking to buy a Xilinx FPGA board.

    What is the first FPGA in Xilinx? ›

    Xilinx produced the first commercially viable field-programmable gate array in 1985 – the XC2064. The XC2064 had programmable gates and programmable interconnects between gates, the beginnings of a new technology and market. The XC2064 had 64 configurable logic blocks (CLBs), with two three-input lookup tables (LUTs).

    Top Articles
    Halsted Bus Tracker
    Zay Hilfiger, Bio, Age, Net Worth, Height, career, Facts, Wiki
    No Hard Feelings Showtimes Near Metropolitan Fiesta 5 Theatre
    Trivago Manhattan
    NBA 2K25 Best LaMelo Ball Build: 4-WAY GOD - Magic Game World
    6 Underground movie review & film summary (2019) | Roger Ebert
    North Station To Lowell Schedule
    Jacob Chapel Live Stream
    Orange Craigslist Free Stuff
    Northern Whooping Crane Festival highlights conservation and collaboration in Fort Smith, N.W.T. | CBC News
    Dd Codeshare
    John W Creasy Died December 16 2003
    Scrotal Support Walgreens
    Who Is Denise Richards' Husband? All About Aaron Phypers
    Stepmom Full Video Hd
    Where to Buy Fresh Masa (and Masa Harina) in the U.S.
    The Four Fours Puzzle: To Infinity and Beyond!
    Pwc Transparency Report
    NFL Week 1 coverage map: Full TV schedule for CBS, Fox regional broadcasts | Sporting News
    Comenity Pay Cp
    Lots 8&9 Oak Hill Court, St. Charles, IL 60175 - MLS# 12162199 | CENTURY 21
    Are Crazyjamjam Leaks Real or Fake?
    Sophia Garapetian Twitter
    Mta Bus Forums
    Chess Unblocked Games 66
    7 Little Johnstons Alex Died Full Episode
    Violetken 5E
    Hca Florida Middleburg Emergency Reviews
    AC Filters | All About Air Filters for AC | HVAC Filters
    Dreaisback
    Pwc Transparency Report
    Unveiling the World of Gimkit Hacks: A Deep Dive into Cheating
    Gopher Hockey Forum
    Myanswers Com Abc Resources
    Ixl.prentiss
    Bolly2Tolly Sale
    Sentara Reference Lab Solutions Bill Pay
    Shirley Arica Unlock
    Fx Channel On Optimum
    Issue November 5, 1949 - The Hockey News
    Dumb Money Showtimes Near Cinemark Century Mountain View 16
    Con Edison Outage Map Staten Island
    Hobby Lobby Locations Near Me
    Flowers Jewel Osco
    Espn Expert Picks Week 2
    Craigslist Ct Bridgeport
    Watch Stephen Miller Have A Full Meltdown When Asked To Back Up Crime Claim With Facts
    Kayky Fifa 22 Potential
    Mpbn Schedule
    Craigslist Farm And Garden Atlanta Georgia
    Savor Some Southern Tradition With Crispy Deep-Fried Chitterlings
    Redbox Walmart Near Me
    Latest Posts
    Article information

    Author: Fredrick Kertzmann

    Last Updated:

    Views: 5936

    Rating: 4.6 / 5 (66 voted)

    Reviews: 89% of readers found this page helpful

    Author information

    Name: Fredrick Kertzmann

    Birthday: 2000-04-29

    Address: Apt. 203 613 Huels Gateway, Ralphtown, LA 40204

    Phone: +2135150832870

    Job: Regional Design Producer

    Hobby: Nordic skating, Lacemaking, Mountain biking, Rowing, Gardening, Water sports, role-playing games

    Introduction: My name is Fredrick Kertzmann, I am a gleaming, encouraging, inexpensive, thankful, tender, quaint, precious person who loves writing and wants to share my knowledge and understanding with you.